DocumentCode :
3639563
Title :
Analyzing and comparing the Montgomery multiplication algorithms for their power consumption
Author :
Dilek Bayhan;S. Berna Ors;Gokay Saldamli
Author_Institution :
Istanbul Technical University, Electrical and Electronics Eng., Maslak, Istanbul, Turkey &
fYear :
2010
Firstpage :
257
Lastpage :
261
Abstract :
This study analyses and compares the most popular Montgomery multiplication algorithms for their power dissipation on FPGA devices. Among various architectures proposed for Montgomery multiplication, we pick the parallel, sequential and systolic variants as the most revealing ones for our experimental needs. The synthesis results indicate that the sequential setting with a single cell gives the most efficient employment of the algorithm for dynamic power dissipation. However, if the energy is considered the parallel architecture is the most appropriate choice. Our analyses provides a fair comparison of power consumption of Montgomery multiplication algorithms on FPGAs giving hints to the engineers realizing the core of the most popular methods used in public-key cryptographic systems such as RSA, Diffle-Hellman, ECC and others.
Keywords :
"Power demand","Field programmable gate arrays","Algorithm design and analysis","Hardware","Parallel architectures","Registers"
Publisher :
ieee
Conference_Titel :
Computer Engineering and Systems (ICCES), 2010 International Conference on
Print_ISBN :
978-1-4244-7040-2
Type :
conf
DOI :
10.1109/ICCES.2010.5674863
Filename :
5674863
Link To Document :
بازگشت