• DocumentCode
    3640923
  • Title

    Scalable and Efficient FPGA Implementation of Montgomery Inversion

  • Author

    Ertugrul Murat;Suleyman Kardas;Erkay Savas

  • Author_Institution
    Sabanci Univ., Istanbul, Turkey
  • fYear
    2011
  • fDate
    3/1/2011 12:00:00 AM
  • Firstpage
    61
  • Lastpage
    68
  • Abstract
    Modular inversion is an operation frequently used in many contemporary cryptographic applications, especially in public-key crypto-systems. In this paper, we present an efficient, scalable and generic hardware implementation of modular inversion operation optimized for a class of FPGA (Field Programmable Gate Array) devices. The long carry chains, which increase critical path delay, are avoided by utilizing generic block adder and subtract or circuits that exploit the hardwired carry logic of the FPGA devices. In our design, we utilize the Montgomery modular inversion that is chosen for compatibility with Montgomery multiplication operation. The effectiveness and efficiency of our methods are explored by realizing our design on a Xilinx Spartan-6 FPGA, which is a recent, low-end reconfigurable logic device popular in embedded applications for its power efficiency. Timing simulation demonstrate that our design achieves maximum clock frequency of 280 MHz. The implementation performs one modular inversion operation in a considerably small amount of time and it takes a negligible amount of resources on FPGA.
  • Keywords
    "Random access memory","Field programmable gate arrays","Adders","Table lookup","Clocks","Cryptography"
  • Publisher
    ieee
  • Conference_Titel
    Lightweight Security & Privacy: Devices, Protocols and Applications (LightSec), 2011 Workshop on
  • Print_ISBN
    978-1-61284-170-0
  • Type

    conf

  • DOI
    10.1109/LightSec.2011.14
  • Filename
    5749560