DocumentCode :
3642551
Title :
A high throughput MQ arithmetic encoder implementation for JPEG2000
Author :
Y.M. Mert;N. İsmailoğlu;Ruşen Öktem
Author_Institution :
fYear :
2011
fDate :
6/1/2011 12:00:00 AM
Firstpage :
485
Lastpage :
488
Abstract :
In this paper, a high speed pipelined architecture with pipeline scheduler is presented for the JPEG2000 arithmetic encoder. The new design has removed the need for the additional hardware units for the procedures of the encoding process with suitably controlling the pipeline stages. The proposed system is described in Verilog HDL and targeted for the Xilinx Virtex-5 FPGA family. Results of the timing analysis showed that designed architecture is able to achieve 132 Msymbols/sec throughput.
Keywords :
"Registers","Transform coding","Pipelines","Throughput","Context","Image coding","Encoding"
Publisher :
ieee
Conference_Titel :
Recent Advances in Space Technologies (RAST), 2011 5th International Conference on
Print_ISBN :
978-1-4244-9617-4
Type :
conf
DOI :
10.1109/RAST.2011.5966882
Filename :
5966882
Link To Document :
بازگشت