Title :
Code positioning to reduce instruction cache misses in signal processing applications on multimedia RISC processors
Author :
H.-J. Stolberg;M. Ikekawa;I. Kuroda
Author_Institution :
Lab. for Inf. Technol., Hannover Univ., Germany
Abstract :
Real-time operation of signal processing applications on multimedia RISC processors is often limited by high instruction cache miss rates of direct-mapped caches. In this paper, a heuristic approach is presented which reduces high instruction cache miss rates in direct-mapped caches by code positioning. The proposed algorithm rearranges functions in memory based on trace data so as to minimize cache line conflicts. Moreover, a new method to extract potential cache misses from trace data is introduced which enables accurate cache behavior analysis and greatly enhances code positioning efficiency. Application of code positioning to an MPEG-1 video decoder implementation on the V830 multimedia RISC processor reduced instruction cache refill cycles by 66-98%. The proposed code positioning algorithm does not require hardware modifications; it can easily be integrated in an object linker to automate the optimization process.
Keywords :
"Signal processing","Reduced instruction set computing","Signal processing algorithms","Clocks","Laboratories","Information technology","National electric code","Data mining","Decoding","Hardware"
Conference_Titel :
Acoustics, Speech, and Signal Processing, 1997. ICASSP-97., 1997 IEEE International Conference on
Print_ISBN :
0-8186-7919-0
DOI :
10.1109/ICASSP.1997.599864