DocumentCode :
3645284
Title :
A Hardware-Efficient VLSI Architecture for Hybrid Sphere-MCMC Detection
Author :
Fang-Li Yuan;Chia-Hsiang Yang;Dejan Markovic
Author_Institution :
Dept. of Electr. Eng., Univ. of California, Los Angeles, CA, USA
fYear :
2011
Firstpage :
1
Lastpage :
6
Abstract :
This paper presents a hybrid soft-output MIMO detector that searches reliable soft-information in both deterministic and probabilistic ways. The fixed-complexity sphere detector (FSD) is first applied to provide near maximum-likelihood (ML) solutions. The solutions are next used to initialize the Markov Chain Monte Carlo (MCMC) detector that uses parallel Gibbs samplers (GSs) for remaining candidate enumeration. A low-complexity VLSI architecture is proposed to demonstrate the feasibility of hardware realization for high-throughput applications. Simulation results indicate that the hybrid detector has a 2.3x complexity reduction and a 2× throughput improvement compared to individual soft-output FSD and MCMC detectors.
Keywords :
"Detectors","Measurement","Complexity theory","MIMO","Vectors","Detection algorithms","Bit error rate"
Publisher :
ieee
Conference_Titel :
Global Telecommunications Conference (GLOBECOM 2011), 2011 IEEE
ISSN :
1930-529X
Print_ISBN :
978-1-4244-9266-4
Type :
conf
DOI :
10.1109/GLOCOM.2011.6134312
Filename :
6134312
Link To Document :
بازگشت