DocumentCode :
3646348
Title :
Trading defect tolerance for chip area in nanotecnology implementations of systolic arrays
Author :
Vladimir Ćirić;Vladimir Simić;Aleksandar Cvetković;Ivan Milentijević
Author_Institution :
Faculty of Electronic Engineering, University of Niš
fYear :
2012
fDate :
3/1/2012 12:00:00 AM
Firstpage :
1083
Lastpage :
1086
Abstract :
New self-assembling techniques used to build nano-scale architecture prototypes have a drawback of being prone to defects and transient faults. Fault and defect tolerance techniques will be crucial to the use of nano-electronics in the future. However, these techniques usually introduce a significant hardware overhead. In these paper we are proposing a method for trading an architecture tolerance on fabrication defects for chip area. The method will be presented using an architecture with generic topology and illustrated on the example of partially defect tolerant bit-plane semi-systolic array. In order to illustrate the method the results of FPGA implementation of completely fault tolerant bit-plane array, and partially fault tolerant bit-plane array will be given.
Keywords :
"Computer architecture","Fault tolerant systems","Field programmable gate arrays","Architecture","Hardware","Redundancy"
Publisher :
ieee
Conference_Titel :
Electrotechnical Conference (MELECON), 2012 16th IEEE Mediterranean
ISSN :
2158-8473
Print_ISBN :
978-1-4673-0782-6
Type :
conf
DOI :
10.1109/MELCON.2012.6196616
Filename :
6196616
Link To Document :
بازگشت