DocumentCode :
3647274
Title :
Power integrity design tips to minimize the effects of mounting inductance of decoupling capacitors
Author :
Raul Fizeşan;Dan Pitică
Author_Institution :
Technical University of Cluj-Napoca, Str. George Baritiu, Nr.26-28, Cluj-Napoca, Romania
fYear :
2012
Firstpage :
36
Lastpage :
41
Abstract :
The simulation and the analysis of a power distribution network (PDN), termed power integrity (PI), are performed in the frequency domain and primarily involve analyzing the power and ground planes and the decoupling capacitors. The capacitors provide a temporary source of localized energy for instantaneous current demands from a IC, and a low-impedance return path for high frequency noise. Capacitors need to be close to the device to perform the decoupling function. Efficient energy transfer from the capacitor to the integrated circuit requires placement of the capacitor at a fraction of a quarter wavelengths of the IC´s power pins. The purpose of this paper is to simulate a four layer PCB, with power/ground planes, to evaluate the effectiveness and the importance of decoupling capacitors placement, using tools and methodologies to determine the important factors like performance, cost and board area.
Keywords :
"Capacitors","Impedance","Noise","Integrated circuits","Inductance","Frequency domain analysis","Power systems"
Publisher :
ieee
Conference_Titel :
Optimization of Electrical and Electronic Equipment (OPTIM), 2012 13th International Conference on
ISSN :
1842-0133
Print_ISBN :
978-1-4673-1650-7
Type :
conf
DOI :
10.1109/OPTIM.2012.6231953
Filename :
6231953
Link To Document :
بازگشت