DocumentCode :
36547
Title :
Enhanced Secure Architecture for Joint Action Test Group Systems
Author :
Pierce, Leland ; Tragoudas, Spyros
Author_Institution :
Dept. of Electr. & Comput. Eng., Southern Illinois Univ. Carbondale, Carbondale, IL, USA
Volume :
21
Issue :
7
fYear :
2013
fDate :
Jul-13
Firstpage :
1342
Lastpage :
1345
Abstract :
The implementation of debugging tools through joint action test group (JTAG) has led to increased exposure of intellectual property through the interface. In this brief, the first hardware implementation of a flexible multilevel access security system for the JTAG interface is detailed. The proposed method is user-privilege aware, which allows for higher granularity for controlling user access of individual scan chains. The loading of individual JTAG instructions into scan chains can be blocked based on the credentials of the user. The hardware modifications proposed are compliant with IEEE 1149.1, have minimal timing overhead, and require no modifications to the core logic of the integrated circuit.
Keywords :
IEEE standards; authorisation; industrial property; program debugging; program testing; software architecture; IEEE 1149.1; JTAG instruction; JTAG interface; debugging tool; flexible multilevel access security system; hardware implementation; hardware modification; intellectual property; joint action test group system; scan chain; secure architecture; timing overhead; user access; user-privilege aware; Authentication; Hardware; Integrated circuits; Monitoring; Protocols; Registers; Boundary scan; joint action test group (JTAG); security; testing;
fLanguage :
English
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
1063-8210
Type :
jour
DOI :
10.1109/TVLSI.2012.2208209
Filename :
6289383
Link To Document :
بازگشت