DocumentCode :
3660753
Title :
Design and Testing of Combinational Logic Circuits Using Built in Self Test Scheme for FPGAs
Author :
Nagaraj S. Vannal;Saroja V. Siddamal;Shruthi V. Bidaralli;Mahalaxmi S. Bhille
Author_Institution :
Dept. of IT, BVBCET, Hubli, India
fYear :
2015
fDate :
4/1/2015 12:00:00 AM
Firstpage :
903
Lastpage :
907
Abstract :
In Very Large Scale Integration (VLSI), while manufacturing IC, Test time and cost plays a very significant role. If faulty components find during IC manufacture then cost increases. So it is essential to minimize test time and cost. In this paper Built In Self Test (BIST) architecture is designed for testing combinational logic circuits and fault models like stuck at one and stuck at zero are tested, simulated and validated using Spartan 6 FPGA and Xilinx ISE 14.2 tool. BIST architecture with fault and without fault in circuit under test is compared for the parameters such as area, memory, delays time and device utilization.
Keywords :
"Circuit faults","Built-in self-test","Combinational circuits","Clocks","Integrated circuit modeling","Registers"
Publisher :
ieee
Conference_Titel :
Communication Systems and Network Technologies (CSNT), 2015 Fifth International Conference on
Type :
conf
DOI :
10.1109/CSNT.2015.151
Filename :
7280051
Link To Document :
بازگشت