Title :
A 15Gb/s wireline repeater in 65nm CMOS technology
Author :
Weidong Cao;Xuqiang Zheng;Ziqiang Wang;Dongmei Li;Fule Li;Shigang Yue;Zhihua Wang
Author_Institution :
Institute of Microelectronics, Tsinghua University, Beijing, China
fDate :
6/1/2015 12:00:00 AM
Abstract :
This paper describes the design of a wireline repeater in 65nm CMOS technology. The T-coil networks with ESD protection are used in both repeater´s input and output to realize impendence matching and bandwidth enhancement. Three continuous time linear equalizers (CTLE) placed in the data path are used to compensate for high frequencies loss, while the current mode logic (CML) buffer chain is used to compensate for DC loss. The measurement results show that the repeater could deliver 15 Gb/s data through a 10 inch channel which has a 19.2 dB loss at 7.5GHz. The power consumption is 2.67mW/Gbps under 1.1V supply voltage and the chip area is 0.63mm2.
Keywords :
"Conferences","Electron devices","Solid state circuits"
Conference_Titel :
Electron Devices and Solid-State Circuits (EDSSC), 2015 IEEE International Conference on
Print_ISBN :
978-1-4799-8362-9
DOI :
10.1109/EDSSC.2015.7285183