DocumentCode :
3667952
Title :
A generic approach for capturing process variations in lookup-table-based FET models
Author :
Jing Wang;Nuo Xu; Woosung Choi; Keun-Ho Lee; Youngkwan Park
Author_Institution :
Device Lab, AHQ (DS) R&
fYear :
2015
Firstpage :
309
Lastpage :
312
Abstract :
We propose a generic approach for introducing process variations (e.g., die-to-die, wafer-to-wafer, lot-to-lot) into lookup-table-based, FET compact models. The output of the models has been carefully verified with TCAD simulation results for both conventional MOSFETs and Tunnel FETs. It is clear that this approach enables circuit-level analysis of novel transistors with the consideration of various process variation sources.
Keywords :
"Integrated circuit modeling","MOSFET","Data models","Libraries","Mathematical model","Correlation"
Publisher :
ieee
Conference_Titel :
Simulation of Semiconductor Processes and Devices (SISPAD), 2015 International Conference on
ISSN :
1946-1569
Print_ISBN :
978-1-4673-7858-1
Type :
conf
DOI :
10.1109/SISPAD.2015.7292321
Filename :
7292321
Link To Document :
بازگشت