• DocumentCode
    3674699
  • Title

    Hardware Support for Cost-Effective System-Level Protection in Multi-core SoCs

  • Author

    George Kornaros;Ioannis Christoforakis;Othon Tomoutzoglou;Dimitrios Bakoyiannis;Kallia Vazakopoulou;Miltos Grammatikakis;Antonis Papagrigoriou

  • Author_Institution
    Inf. Eng. Dept., Technol. Educ. Inst. of Crete, Iraklio, Greece
  • fYear
    2015
  • Firstpage
    41
  • Lastpage
    48
  • Abstract
    The increasing adoption of multi-core Systems-on-Chip (SoC) in critical systems has turned security into an important design requirement. In addition to making a SoC tamper-resistant by embedding cryptographic solutions, in order to make a system robust, we need to control the level of access to the critical functions and capabilities. We propose a hardware protection architecture to enhance a traditional SoC platform in terms of protection. These hardware enhancements focus on isolating physical memory compartments by applying access rules, thus we allow dynamic security policies to be enforced at the hardware for protection against untrustworthy hardware or software components. We present and analyze an implementation of a prototype that allows sixteen concurrently active protection domains at a system cost of less that three percent and negligible operational overhead.
  • Keywords
    "Security","Hardware","System-on-chip","Registers","Program processors","Computer architecture"
  • Publisher
    ieee
  • Conference_Titel
    Digital System Design (DSD), 2015 Euromicro Conference on
  • Type

    conf

  • DOI
    10.1109/DSD.2015.65
  • Filename
    7302249