DocumentCode :
3674797
Title :
Time-Triggered Extension Layer for On-Chip Network Interfaces in Mixed-Criticality Systems
Author :
Hamidreza Ahmadian;Roman Obermaisser
Author_Institution :
Univ. of Siegen, Siegen, Germany
fYear :
2015
Firstpage :
693
Lastpage :
699
Abstract :
The increasing trend towards mixed-criticality in different domains demands a platform in which the physical integration of subsystems with different criticalities is accommodated. A fundamental prerequisite for such a platform is to establish temporal and spatial segregation between different subsystems in order to eliminate the interference on safety-critical functions, caused by non-safety-critical ones. Furthermore, as mixed-criticality systems often comprise heterogeneous subsystems, the platform shall support different timing models (e.g., periodic and sporadic activities). This paper introduces an extension layer for the Network Interface (NI) of a network-on-a-chip in order to establish the temporal and spatial partitioning over the entire chip. We describe how chip-wide temporally aligned activities of different NIs in combination with resource allocations assure the absence of interference for time-triggered messages and bounded latencies for rate-constrained messages. The chip-wide configuration of the NIs establishes guarding windows for time-triggered messages and traffic shaping of rate-constrained messages.
Keywords :
"Ports (Computers)","Bandwidth","System-on-chip","Nickel","Routing","Resource management","Computer architecture"
Publisher :
ieee
Conference_Titel :
Digital System Design (DSD), 2015 Euromicro Conference on
Type :
conf
DOI :
10.1109/DSD.2015.33
Filename :
7302345
Link To Document :
بازگشت