DocumentCode
3679113
Title
An Algorithm Used in a Power Monitor to Mitigate Dark Silicon on VLSI Chip
Author
Zhou Zhao;Ashok Srivastava;Shaoming Chen;Saraju P. Mohanty
Author_Institution
Div. of Electr. &
fYear
2015
fDate
7/1/2015 12:00:00 AM
Firstpage
191
Lastpage
194
Abstract
Data with increasing bandwidth requires future general-purpose as well as application specific microprocessors to improve performance endlessly. Transistor scaling, novel transistor structures, novel state-of-art VLSI design techniques and new computer architectures are the key drivers for boosting power and performance of microprocessors. Unfortunately, the processor cooling technique is unable to keep pace with higher density of transistors and high performance. For appropriate trade-offs between performance and limitation of power dissipation, dark silicon has appeared in the current processors. With the number of transistors increasing in future chips, we could envision that next generation processors might be getting darker and darker. This compromise could reduce multiple-core processors´ efficiency. In this paper, power dissipation and circuit optimization are discussed in an attempt to mitigate dark silicon for future processors. A power monitor and its algorithm are proposed mainly to explain how to efficiently regulate voltage and power in the future processors with multiple cores.
Keywords
"Power dissipation","Silicon","Transistors","Monitoring","Switches","Threshold voltage","Temperature measurement"
Publisher
ieee
Conference_Titel
VLSI (ISVLSI), 2015 IEEE Computer Society Annual Symposium on
Type
conf
DOI
10.1109/ISVLSI.2015.59
Filename
7309562
Link To Document