Title :
Intrinsic evolution of digital circuits based on a reconfigurable hyper-structure
Author :
S. Kazarlis;J. Kalomiros;V. Kalaitzis;A. Balouktsis;D. Bogas
Author_Institution :
Dept. of Informatics Engineering, Technological Educational Institute of Central Macedonia, Serres, Greece
Abstract :
This work presents an intrinsic implementation of Evolvable Hardware, for evolving optimal digital combinatorial circuits. The evolutionary optimization is performed by an enhanced Genetic Algorithm that works on binary encodings of solutions. Potential circuits are built and evaluated on a reconfigurable Cartesian hyper-structure that is pre-configured on an FPGA circuit, together with communication and control logic. Test results are provided for a number of well-known digital circuits. The results are promising, and show the effectiveness of the proposed implementation.
Keywords :
"Logic gates","Multiplexing","Genetic algorithms","Evolutionary computation","Field programmable gate arrays","Digital circuits","Registers"
Conference_Titel :
EUROCON 2015 - International Conference on Computer as a Tool (EUROCON), IEEE
DOI :
10.1109/EUROCON.2015.7313727