DocumentCode :
3682276
Title :
A 0.5V power and area efficient Laplacian Pyramid processing engine using FIFO with adaptive data compression
Author :
Seyed Mohammad Ali Zeinolabedin;Jun Zhou;Xin Liu;Tony T. Kim
Author_Institution :
Nanyang Technological University, Singapore, Institute of Microelectronics, Singapore
fYear :
2015
Firstpage :
104
Lastpage :
107
Abstract :
This paper proposes a power and area efficient Laplacian Pyramid processing engine (LPPE) for multi-resolution image representation in image/video processing. In the proposed LPPE, a novel FIFO architecture with adaptive data compression is proposed to reduce the power and area consumption of LPPE. A new filtering extension method is also proposed to reduce the output errors. In circuit level, near-threshold design is adopted to further reduce the power consumption by supply voltage scaling. The proposed LPPE fabricated in a 0.18 μm CMOS process technology can process 112 frames per second at 3.68 MHz and 0.5 V while consuming only 452 μW.
Keywords :
"Laplace equations","Data compression","Power demand","Delays","Standards","Interpolation","Computer architecture"
Publisher :
ieee
Conference_Titel :
European Solid-State Circuits Conference (ESSCIRC), ESSCIRC 2015 - 41st
ISSN :
1930-8833
Print_ISBN :
978-1-4673-7470-5
Type :
conf
DOI :
10.1109/ESSCIRC.2015.7313839
Filename :
7313839
Link To Document :
بازگشت