DocumentCode :
3682295
Title :
A 0.6–1V input capacitor-less asynchronous digital LDO with fast transient response achieving 9.5b over 500mA loading range in 65-nm CMOS
Author :
Fan Yang;Philip K. T. Mok
Author_Institution :
Department of Electronic and Computer Engineering, The Hong Kong University of Science and Technology Clear Water Bay, Hong Kong
fYear :
2015
Firstpage :
180
Lastpage :
183
Abstract :
A 65-nm external capacitor-less asynchronous digital low drop-out regulator (DLDO) with adaptive sizing and fast transient response is presented in this paper. Operating at a wide input voltage range from as low as 0.6V to 1V, this DLDO is capable of delivering a maximum current of 500mA with 50mV drop-out voltage. The proposed adaptive sizing featured by row-column-bit 3-dimensional (3D) power stage and its asynchronous adaptive digital pipeline control have enabled a fast transient response to nanoseconds´ loading current change and a 200mV per 10ns reference voltage switching, as well as a fine resolution of 768 levels (~9.5 bits) with a 5mV output ripple. The quiescent current consumed by this DLDO at steady operation is as low as 300μA over the whole input range.
Keywords :
"Voltage control","Pipelines","Voltage measurement","Transient response","Switches","Three-dimensional displays","Arrays"
Publisher :
ieee
Conference_Titel :
European Solid-State Circuits Conference (ESSCIRC), ESSCIRC 2015 - 41st
ISSN :
1930-8833
Print_ISBN :
978-1-4673-7470-5
Type :
conf
DOI :
10.1109/ESSCIRC.2015.7313858
Filename :
7313858
Link To Document :
بازگشت