DocumentCode :
3682319
Title :
Design and built-in characterization of digital-to-time converters for ultra-low power ADPLLs
Author :
Peng Chen;XiongChuan Huang;Yao-Hong Liu;Ming Ding;Cui Zhou;Ao Ba;Kathleen Philips;H. De Groot;R. Bogdan Staszewski
Author_Institution :
Holst Centre/imec, the Netherlands
fYear :
2015
Firstpage :
283
Lastpage :
286
Abstract :
The newly proposed phase-prediction counter-based ADPLL has achieved a wireless standard-compliant performance at ultra-low power consumption. The digital-to-time converter (DTC) is the key enabler but is nonlinearity can easily create fractional spurs. This paper analyzes the effect of the DTC nonlinearity on in-band fractional spurs and proposes a method to characterize it in a built-in fashion by means of a fine-resolution ΔΣ TDC that forms an outer loop with the DTC. The TDC is realized in 40nm CMOS and exhibits only 1.8ps rms of random jitter.
Keywords :
"Charge pumps","Noise","Delays","Power demand","Linearity","Capacitors","Clocks"
Publisher :
ieee
Conference_Titel :
European Solid-State Circuits Conference (ESSCIRC), ESSCIRC 2015 - 41st
ISSN :
1930-8833
Print_ISBN :
978-1-4673-7470-5
Type :
conf
DOI :
10.1109/ESSCIRC.2015.7313882
Filename :
7313882
Link To Document :
بازگشت