Title :
A time interleaved DAC sharing SAR Pipeline ADC for ultra-low power camera front ends
Author :
Anvesha Amaravati;Manan Chugh;Arijit Raychowdhury
Author_Institution :
School of Electrical and Computer Engineering, Georgia Institute of Technology, United States
Abstract :
The growing need for ultra-low power cameras for sensors, surveillance and consumer applications has resulted in significant advances in compressed domain data acquisition from pixel arrays. In this paper we present a novel 64-input Successive Approximation (SAR) Pipeline analog-to-digital converter (ADC) suitable for compressed domain data acquisition in camera front-ends. The proposed architecture features a time interleaved capacitive digital-to-analog converter (DAC) shared between column parallel ADCs for area savings (2.28X); and a shared amplifier stage for power savings (60%). Simulations on a 130nm foundry process shows that the proposed SAR Pipeline ADC draws 31μW at 2MS/s having a target Figure-of-Merit (FOM) of 87fJ/conv. per step at Nyquist rate.
Keywords :
"Capacitors","Pipelines","Cameras","Capacitance","Data acquisition","Compressed sensing","Redundancy"
Conference_Titel :
Very Large Scale Integration (VLSI-SoC), 2015 IFIP/IEEE International Conference on
Electronic_ISBN :
2324-8440
DOI :
10.1109/VLSI-SoC.2015.7314421