DocumentCode
3685168
Title
Fast underdetermined BSS architecture design methodology for real time applications
Author
Suresh Mopuri;P Sreenivasa Reddy;Amit Acharyya;Ganesh R Naik
Author_Institution
Department of Electrical Engineering, IIT, Hyderabad, India-50205
fYear
2015
Firstpage
5408
Lastpage
5411
Abstract
In this paper, we propose a high speed architecture design methodology for the Under-determined Blind Source Separation (UBSS) algorithm using our recently proposed high speed Discrete Hilbert Transform (DHT) targeting real time applications. In UBSS algorithm, unlike the typical BSS, the number of sensors are less than the number of the sources, which is of more interest in the real time applications. The DHT architecture has been implemented based on sub matrix multiplication method to compute M point DHT, which uses N point architecture recursively and where M is an integer multiples of N. The DHT architecture and state of the art architecture are coded in VHDL for 16 bit word length and ASIC implementation is carried out using UMC 90 - nm technology @V DD = 1V and @ 1MHZ clock frequency. The proposed architecture implementation and experimental comparison results show that the DHT design is two times faster than state of the art architecture.
Keywords
"Computer architecture","Real-time systems","Transforms","Signal processing algorithms","Sensors","Electrocardiography","Blind source separation"
Publisher
ieee
Conference_Titel
Engineering in Medicine and Biology Society (EMBC), 2015 37th Annual International Conference of the IEEE
ISSN
1094-687X
Electronic_ISBN
1558-4615
Type
conf
DOI
10.1109/EMBC.2015.7319614
Filename
7319614
Link To Document