DocumentCode :
3688570
Title :
Hardware implementation design of analog sorting neural network
Author :
Pavlo V. Tymoshchuk;Sergiy V. Shatnyi
Author_Institution :
CADS Department, L´viv Polytechnic National University, L´viv, Ukraine
fYear :
2015
Firstpage :
168
Lastpage :
171
Abstract :
Hardware implementation design in FPGA based reconfigurable computing architecture of analog neural network for parallel sorting is presented. The network has low computational and hardware implementation complexity. It is capable to process signals of any finite range, possesses signal order preserving property and does not require resetting and corresponding supervisory circuit that increases a speed of signal processing. A hardware implementation design is performed by using NI LabView Real-Time System. The hardware blocks are based on Altera FPGA Cyclone III and STM ARM32 Microcontroller Unit. Simulation results demonstrating the network performance are provided. According to simulation results, the network implemented in hardware demonstrates much higher speed of sorting comparatively to its software implementation.
Keywords :
"Sorting","Hardware","Mathematical model","Field programmable gate arrays","Signal processing","Computational modeling","Computer architecture"
Publisher :
ieee
Conference_Titel :
Direct and Inverse Problems of Electromagnetic and Acoustic Wave Theory (DIPED), 2015 XXth IEEE International Seminar/Workshop on
Print_ISBN :
978-9-6602-7541-6
Type :
conf
DOI :
10.1109/DIPED.2015.7324288
Filename :
7324288
Link To Document :
بازگشت