Title :
Robust TiN HM process to overcome under etch issue for SAV scheme on 14nm node
Author :
Tzu-Hao Fu;Yuan-Fu Ke;Shih-Chun Tsai;Chun-Ling Lin;Kuo-Wei Chen;Ming-Yung Huang;Gary Cho;San-Fu Lin;Ting-Jun Wang;Albert Cheng
Author_Institution :
United Microelectronics Corp. No. 18, Nanke 2nd Rd., Tainan Science Park, Sinshih Township, Tainan County 741, Taiwan, R.O.C.
fDate :
5/1/2015 12:00:00 AM
Abstract :
For advance node such as 14nm technology and beyond, back end of line interconnect has implemented self-aligned via (SAV) schemes for better via-metal short process window [1]. A TiN metal hard mask (MHM) is used for the trench pattern definition, after which via lithography and partial via (PV) etch is performed where the TiN was opened. The via etch condition has very good selectivity so that via is formed in a self-aligned fashion by TiN HM [2]. It is indeed to have significant benefit of via to metal short [3]. However, one of the trade off in SAV scheme is the via under etch that whether or not via can well land on an opened oxide area during PV etch. To define the contact area between via resist hole and opened HM oxide as an effective area for via to open successfully. “Fig. 1” shows the effective area change during process variation due to Via alignment, Via photo resist CD variation (Via ADICD) and post hard mask etch CD variation (AMICD). “Fig. 2” shows the mechanism of this under etch failure mode and typical TEM image from 64nm metal pitch test vehicle. In this work, we try to enlarge the process window by an aggressive AMICD targeting in combining with a higher density TiN material to maintain profile.
Keywords :
"Tin","Resists","SRAM cells","Etching","Conferences","Microelectronics"
Conference_Titel :
Interconnect Technology Conference and 2015 IEEE Materials for Advanced Metallization Conference (IITC/MAM), 2015 IEEE International
Electronic_ISBN :
2380-6338
DOI :
10.1109/IITC-MAM.2015.7325602