DocumentCode :
3692706
Title :
IP cores for hardware acceleration of decision tree ensemble classifiers
Author :
R. Struharik
Author_Institution :
University of Novi Sad, Faculty of Technical Sciences, Serbia
fYear :
2015
Firstpage :
45
Lastpage :
50
Abstract :
This paper proposes four different hardware architectures for parallel implementation of decision trees forming an ensemble classifier are presented. Proposed architectures can accelerate ensemble classifiers composed of axis-parallel, oblique and nonlinear decision tree (DTs). Hardware architectures for the implementation of a number of combination rules are also presented, enabling the complete ensemble classifier hardware accelerators. Conducted experiments, based on 29 UCI datasets, indicate that the Field Programmable Gate Array (FPGA) implementations based on proposed architectures offer significant improvement in the instance classification time in comparison with the traditional software implementations.
Keywords :
"Hardware","Decision trees","Acceleration","Pipelines","Computer architecture","Predictive models","Pipeline processing"
Publisher :
ieee
Conference_Titel :
Intelligent Engineering Systems (INES), 2015 IEEE 19th International Conference on
Type :
conf
DOI :
10.1109/INES.2015.7329746
Filename :
7329746
Link To Document :
بازگشت