• DocumentCode
    3695870
  • Title

    Fine-grained 3-D integrated circuit fabric using vertical nanowires

  • Author

    Mostafizur Rahman;Santosh Khasanvis;Jiajun Shi;Mingyu Li;Csaba Andras Moritz

  • Author_Institution
    Computer Science and Electrical Engineering, University of Missouri-Kansas City, USA
  • fYear
    2015
  • Abstract
    Continuous scaling of CMOS to sub-20nm technologies is proving to be challenging as MOSFETs are reaching fundamental limits and interconnection bottleneck is dominating IC power and performance. Migrating to fine-grained 3-D, to advance scaling, has been elusive due to incompatibility of CMOS in 3-D. We propose a new 3-D IC fabric, called Skybridge that addresses device, circuit, connectivity, heat management and manufacturing requirements in integrated 3D compatible manner. Our bottom-up evaluations accounting for material structures, manufacturing process, device, and circuit parasitics, reveal 60.5x density, and 16.5x performance/Watts benefits compared to CMOS for a 16-bit CLA. Experimental demonstration of the core device concept and key manufacturing steps mitigate technology risks.
  • Keywords
    "CMOS integrated circuits","Logic gates","CMOS technology","Performance evaluation","Nanoscale devices","Heating","Benchmark testing"
  • Publisher
    ieee
  • Conference_Titel
    3D Systems Integration Conference (3DIC), 2015 International
  • Type

    conf

  • DOI
    10.1109/3DIC.2015.7334563
  • Filename
    7334563