Title :
A 103fsrms 1.32mW 50MS/s 1.25MHz bandwidth two-step flash-ΔΣ time-to-digital converter for ADPLL
Author :
Ying Wu;Ping Lu;Robert Bogdan Staszewski
Author_Institution :
Delft University of Technology, Netherlands
fDate :
5/1/2015 12:00:00 AM
Abstract :
A 50-MS/s two-step flash-ΔΣ time-to-digital converter (TDC) using a 2-channel time-interleaved time-domain register with an implicit adder/subtractor demonstrates a 3rd order noise-shaping. The TDC is fabricated in 40-nm CMOS and consumes 1.2 mA from a 1.1 V supply. At frequencies below 1.25 MHz, the TDC error integrates to 103 fsrms, which is equal to an equivalent resolution of 1.6 ps.
Keywords :
"Quantization (signal)","Registers","Bandwidth","Multi-stage noise shaping","Clocks","Discharges (electric)"
Conference_Titel :
Radio Frequency Integrated Circuits Symposium (RFIC), 2015 IEEE
DOI :
10.1109/RFIC.2015.7337713