DocumentCode :
3705539
Title :
Dynamic current reduction of CMOS digital circuits through design and process optimization
Author :
J. Innocenti;L. Welter;N. Borrel;F. Julien;J.M. Portal;J. Sonzogni;L. Lopez;P. Masson;S. Niel;P. Dreux;J. Castellan
Author_Institution :
STMicroelectronics, Rousset, France
fYear :
2015
Firstpage :
77
Lastpage :
81
Abstract :
This paper presents an original solution to decrease significantly the power consumption of CMOS digital circuits. The supply voltage VDD and the MOSFET width are reduced and allow lowering the dynamic current of circuits by 25%. A CAD-to-mask script was developed in order to automatically reduce all physical widths of low-voltage transistors used in standard cells. With this operation, no additional redesign of standard cells was necessary. Moreover, a new optimized process based on e-NVM (embedded Non-Volatile Memory) CMOS 80 nm technology is developed. ION current is improved by 15% and 50% for NMOS and PMOS transistors, respectively. This, let us decrease dynamic current without impacting circuit performance. Finally, the static current of the circuit is reduced by 60% through design and process optimization.
Keywords :
"Optimization","Logic gates","Integrated circuit modeling","Solid modeling"
Publisher :
ieee
Conference_Titel :
Power and Timing Modeling, Optimization and Simulation (PATMOS), 2015 25th International Workshop on
Type :
conf
DOI :
10.1109/PATMOS.2015.7347590
Filename :
7347590
Link To Document :
بازگشت