Title :
Fast boolean logic mapped on memristor crossbar
Author :
Lei Xie; Hoang Anh Du Nguyen;Mottaqiallah Taouil;Said Hamdioui;Koen Bertels
Author_Institution :
Lab. of Comput. Eng., Delft Univ. of Technol., Delft, Netherlands
Abstract :
As the CMOS technology is gradually scaling down to inherent physical device limits, significant challenges emerge related to scalability, leakage, reliability, etc. Alternative technologies are under research for next-generation VLSI circuits. Memristor is one of the promising candidates due to its scalability, practically zero leakage, non-volatility, etc. This paper proposes a novel design methodology for logic circuits targeting memristor crossbars. This methodology allows the optimization of the design of logic function, and their automatic mapping on the memristor crossbar. More important, this methodology supports the execution of Boolean logic functions within constant number of steps independent of its functionality. To illustrate the potential of the proposed methodology, multi-bit adders and multipliers are explored; their incurred delay, area and energy costs are analyzed. The comparison of our approach with state-of-the-art Boolean logic circuits for memristor crossbar architecture shows significant improvement in both delay (4 to 500 x) and energy consumption (1.22 to 3.71 x). The area overhead may decrease (down to 44%) or increase (up to 17%) depending on the circuit´s functionality and logic optimization level.
Keywords :
"Memristors","Logic circuits","Latches","Design methodology","Boolean functions","Logic gates","Threshold voltage"
Conference_Titel :
Computer Design (ICCD), 2015 33rd IEEE International Conference on
DOI :
10.1109/ICCD.2015.7357122