DocumentCode :
3712358
Title :
Reliable and high performance STT-MRAM architectures based on controllable-polarity devices
Author :
Kaveh Shamsi;Yu Bi;Yier Jin;Pierre-Emmanuel Gaillardon;Michael Niemier;X. Sharon Hu
Author_Institution :
Department of Electrical Engineering and Computer Science, University of Central Florida
fYear :
2015
Firstpage :
343
Lastpage :
350
Abstract :
Source degeneration of access devices in the parallel (P)_ anti-parallel (AP) switching in Spin Transfer Torque Magnetic Random Access Memories (STT-MRAM) has ultimately been a limiting factor in the operational speed of these types of memories. In this work, new architectures for memory single-cells and arrays of cells are presented that utilize Schottky-Barrier Silicon Nanowire Field Effect Transistors with polarity control capabilities (e.g., SiNW-FETs), to substantially increase the performance of STT-MRAM, specifically Multi-Level Cell (MLC) STT-MRAM. The proposed design offers built-in reliability improvement as it omits one of the available four states in the MLC STT-MRAM memory facilitating the resistance level detection for peripheral circuitry. Our simulation results of the developed memory cell show 49.7% reductions in P-AP switching time, as well as 51.3% increases in available drive current under 1.4V supply voltage when compared to FinFET 22imi technology. With respect to memory arrays, the proposed architecture demonstrates an average write latency reduction of 37% in comparison with FinFET 22nm technology node.
Keywords :
"FinFETs","Magnetic tunneling","Mathematical model","Performance evaluation"
Publisher :
ieee
Conference_Titel :
Computer Design (ICCD), 2015 33rd IEEE International Conference on
Type :
conf
DOI :
10.1109/ICCD.2015.7357123
Filename :
7357123
Link To Document :
بازگشت