DocumentCode :
3733917
Title :
Standing wave based clock distribution technique with application to a 10 ? 11 Gbps transceiver in 28 nm CMOS
Author :
Guansheng Li;Wooram Lee;Delong Cui;Bo Zhang;Afshin Momtaz;Jun Cao
Author_Institution :
Broadcom Corporation, Irvine, CA 92617, USA
fYear :
2015
Firstpage :
1
Lastpage :
4
Abstract :
Clock distribution becomes a challenge as clock frequency and chip size keep increasing at the same time. Meanwhile, the distributed effects of the clock channel often show up where clock frequency is high and/or it drives large capacitive loading. In these cases, a standing wave-based structure becomes an attractive technique to deliver a low-jitter clock over a long distance with low power consumption. This paper will explore the properties of a standing wave resonator and its applications in clock distribution. The introduced technique was demonstrated with a design that delivers 5.5GHz quadrature clock to ten lanes of TX/RX and only consumes 12mW. The ten lanes, each running at 11Gbps, showed consistent and excellent jitter performance in measurement, verifying the proposed technique.
Keywords :
"Clocks","Resonant frequency","Loading","Inductors","Capacitors","Capacitance","Power transmission lines"
Publisher :
ieee
Conference_Titel :
Solid-State Circuits Conference (A-SSCC), 2015 IEEE Asian
Type :
conf
DOI :
10.1109/ASSCC.2015.7387451
Filename :
7387451
Link To Document :
بازگشت