DocumentCode :
3738400
Title :
Design of comparator with offset cancellation for 12-bit 1.6MS/s successive approximation ADC
Author :
Hasmayadi Abdul Majid;Yuzman Yusoff
Author_Institution :
IC Design Department, MIMOS Berhad, Malaysia
fYear :
2015
Firstpage :
40
Lastpage :
43
Abstract :
This paper presents the design and simulation of 3.3V comparator with offset cancellation implemented using 0.18μm XFAB´s CMOS process technology. The comparator was designed for 12-bit 1.6MS/s Successive Approximation Register (SAR) Analog-to-Digital Converter (ADC). An offset cancellation technique was employed to improve comparator offset to 610μV. The comparator operates in 20MHz clock frequency while dissipates 858uW from a 3.3V supply. It occupies 56um × 118um silicon area.
Keywords :
"Registers","Capacitors","Clocks","Yttrium","CMOS integrated circuits","Iron"
Publisher :
ieee
Conference_Titel :
Circuits and Systems Symposium (ICSyS), 2015 IEEE International
Type :
conf
DOI :
10.1109/CircuitsAndSystems.2015.7394061
Filename :
7394061
Link To Document :
بازگشت