DocumentCode :
3741665
Title :
Simplified pseudo-dynamic receive beamforming for FPGA implementation
Author :
U. Techavipoo;P. Pinunsottikul;R. Keinprasit;P. Thajchayapong
Author_Institution :
National Electronics and Computer Technology Center, Pathumthani, Thailand
fYear :
2015
Firstpage :
1
Lastpage :
5
Abstract :
An algorithm to reduce computational time for pseudo-dynamic receive beamforming using FPGA is presented. This includes a method to store and retrieve the predetermined delays and other parameters. In addition, we present a simplified implementation method to compute the scanline one sample at a time. The addresses of the echo signal data from different piezoelectric elements are parallel calculated using the delays. Subsequently, the data are loaded and summed, resulting in one sample on the scanline. This method is easy to be modified for delay error compensation and for different window lengths. This algorithm is implemented on an FPGA (Virtex-4, Xilinx, inc., San Jose, CA) and providing fast computational time of 0.998 ms per scanline for 8192 samples at 40-MHz sampling with comparable image qualities to dynamic receive beamforming.
Keywords :
"Delays","Array signal processing","Field programmable gate arrays","Random access memory","Apertures","Indexes","Read only memory"
Publisher :
ieee
Conference_Titel :
Biomedical Engineering International Conference (BMEiCON), 2015 8th
Type :
conf
DOI :
10.1109/BMEiCON.2015.7399546
Filename :
7399546
Link To Document :
بازگشت