• DocumentCode
    3746061
  • Title

    A 802.15.3c/802.11ad compliant 24 Gb/s FFT processor for 60 GHz communication systems

  • Author

    Henry Lopez Davila;Chun-Yi Liu;Wei-Chang Liu;Shen-Jui Huang;Shyh-Jye Jou;Sau-Gee Chen

  • Author_Institution
    Department of Electronics Engineering & Institute of Electronics, National Chiao Tung University, Hsinchu, Taiwan R.O.C.
  • fYear
    2015
  • Firstpage
    44
  • Lastpage
    48
  • Abstract
    This paper, we present a 24 Gb/s 512-point 8X-parallel FFT processor for 60 GHz communication systems. The proposed design is a pipelined Multipath Delay Feedback (MDF) radix-23 architecture, which exploits the parallelism of the multipath scheme together with pipeline technique to achieve a high throughput rate. Besides, the proposed FFT processor is implemented with an area efficient optimized multiplier architecture that avoid the need to store the twiddle factor in memory and a dynamic scaling technique to enhance the SQNR, allowing the FFT to operate with 16-QAM and 64-QAM for single carrier (SC) and orthogonal frequency-division multiplexing(OFDM) schemes. This FFT processor has been implemented in a SC/OFDM dual-mode baseband receiver satisfying the requirements of the 802.15.3c/802.11ad standard with a 40nm CMOS process. The post-layout implementation results show that the proposed FFT processor is able to achieve up to 24 Gb/s throughput rate at 500MHz clock with a power consumption of 87mW and area of 0.64mm2.
  • Keywords
    "Throughput","IEEE 802.15 Standard","Computer architecture","Baseband","OFDM","Receivers"
  • Publisher
    ieee
  • Conference_Titel
    System-on-Chip Conference (SOCC), 2015 28th IEEE International
  • Electronic_ISBN
    2164-1706
  • Type

    conf

  • DOI
    10.1109/SOCC.2015.7406907
  • Filename
    7406907