Title :
Scaling-up resistive synaptic arrays for neuro-inspired architecture: Challenges and prospect
Author :
Shimeng Yu;Pai-Yu Chen;Yu Cao;Lixue Xia;Yu Wang;Huaqiang Wu
Author_Institution :
Arizona State University, Tempe, AZ 85281, USA
Abstract :
The crossbar array architecture with resistive synaptic devices is attractive for on-chip implementation of weighted sum and weight update in the neuro-inspired learning algorithms. This paper discusses the design challenges on scaling up the array size due to non-ideal device properties and array parasitics. Circuit-level mitigation strategies have been proposed to minimize the learning accuracy loss in a large array. This paper also discusses the peripheral circuits design considerations for the neuro-inspired architecture. Finally, a circuit-level macro simulator is developed to explore the design trade-offs and evaluate the overhead of the proposed mitigation strategies as well as project the scaling trend of the neuro-inspired architecture.
Keywords :
"Wires","Arrays","Encoding","Switching circuits","Algorithm design and analysis","Neuromorphics"
Conference_Titel :
Electron Devices Meeting (IEDM), 2015 IEEE International
Electronic_ISBN :
2156-017X
DOI :
10.1109/IEDM.2015.7409718