DocumentCode :
3749823
Title :
An architecture for a mode S secondary radar with all processing in software
Author :
Vitor Augusto Ferreira Santa Rita
Author_Institution :
Brazilian Army Technological Center, Rio de Janeiro, Brazil
fYear :
2015
Firstpage :
295
Lastpage :
299
Abstract :
This work presents a mode S secondary surveillance radar (SSR) architecture that enables signal processing to be done all in software. It avoids a widely implemented architecture approach with a first step of processing with a filter in hardware, normally implemented in FPGA. This proposed architecture replaces the hardware filter with a highly customized filter in software implemented in C language running as an operating system process executed with high priority. The filter in software keeps extracting preambles and payload from noise as hardware counterpart but on a CPU. The further processing steps of the mode S logic was implemented in high level language, simplifying project complexity and maintainability. To validate the architecture, a simulator was implemented with realistic constraints, and was tested with real data in the reception channel.
Keywords :
Erbium
Publisher :
ieee
Conference_Titel :
Radar Conference, 2015 IEEE
Type :
conf
DOI :
10.1109/RadarConf.2015.7411897
Filename :
7411897
Link To Document :
بازگشت