• DocumentCode
    375376
  • Title

    Evaluation of delay fault testability of LUT functions for improved efficiency of FPGA testing

  • Author

    Krasniewski, Andrzej

  • Author_Institution
    Inst. of Telecommun., Warsaw Univ. of Technol., Poland
  • fYear
    2001
  • fDate
    2001
  • Firstpage
    310
  • Lastpage
    317
  • Abstract
    Testing delay faults in FPGAs differs significantly from testing delay faults in circuits whose combinational sections can be represented as gate networks. Based on delay fault testability conditions, formulated in a form suitable for analysis of LUT-based FPGAs, we develop an original method for the evaluation of delay fault testability of LUT functions. It relies on an indicator called delay fault activation profile. The proposed method supports an analysis and comparison of different procedures for the enhancement of detectability of FPGA delay faults that rely on transformations of user-defined functions of LUTs in the combinational logic block under test. We demonstrate the effectiveness of our method by applying it to prove the efficiency and to optimize a specific procedure for the transformation of LUT functions which preserves the blocking capability and input-output transition pattern of original functions
  • Keywords
    delays; field programmable gate arrays; logic testing; FPGA testing; LUT functions; blocking; combinational logic block; delay fault activation profile; delay fault testability; input-output transition pattern; user-defined functions; Automatic testing; Built-in self-test; Circuit faults; Circuit testing; Delay estimation; Fault detection; Field programmable gate arrays; Integrated circuit interconnections; Logic testing; Table lookup;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Digital Systems Design, 2001. Proceedings. Euromicro Symposium on
  • Conference_Location
    Warsaw
  • Print_ISBN
    0-7695-1239-9
  • Type

    conf

  • DOI
    10.1109/DSD.2001.952312
  • Filename
    952312