DocumentCode :
375380
Title :
Test strategies on functionally partitioned module-based programmable architecture for base-band processing
Author :
Leung, Simon ; Postula, Adam ; Hemani, Ahmed
Author_Institution :
Sch. of CSEE, Queensland Univ., St. Lucia, Qld., Australia
fYear :
2001
fDate :
2001
Firstpage :
326
Lastpage :
333
Abstract :
A specialised reconfigurable architecture for telecommunication base-band processing is augmented with testing resources. The routing network is linked via virtual wire hardware modules to reduce the area occupied by connecting buses. The number of switches within the routing matrices is also minimised, which increases throughput without sacrificing flexibility. The testing algorithm was developed to systematically search for faults in the processing modules and the flexible high-speed routing network within the architecture. The testing algorithm starts by scanning the externally addressable memory space and testing the master controller. The controller then tests every switch in the route-through switch matrix by making loops from the shared memory to each of the switches. The local switch matrix is also tested in the same way. Next the local memory is scanned. Finally, pre-defined test vectors are loaded into local memory to check the processing modules. This algorithm scans all possible paths within the interconnection network exhaustively and reports all faults. Strategies can be inserted to bypass minor faults
Keywords :
logic testing; multiprocessor interconnection networks; reconfigurable architectures; shared memory systems; telecommunication computing; telecommunication network routing; connecting buses; externally addressable memory space; flexible high-speed routing network; functionally partitioned module-based programmable architecture; local switch matrix; master controller; processing modules; reconfigurable architecture; route-through switch matrix; routing matrices; routing network; shared memory; systematic fault searching; telecommunication base-band processing; test strategies; test vectors; virtual wire hardware modules; Hardware; Joining processes; Multiprocessor interconnection networks; Reconfigurable architectures; Routing; Switches; System testing; Telecommunication switching; Throughput; Wire;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Digital Systems Design, 2001. Proceedings. Euromicro Symposium on
Conference_Location :
Warsaw
Print_ISBN :
0-7695-1239-9
Type :
conf
DOI :
10.1109/DSD.2001.952317
Filename :
952317
Link To Document :
بازگشت