• DocumentCode
    375635
  • Title

    Automated defect to fault translation for ASIC standard cell libraries

  • Author

    Shaw, Don ; Al-Khalili, Dhamin ; Rozon, Côme

  • Author_Institution
    Gennum Corp., Burlington, Ont., Canada
  • Volume
    1
  • fYear
    2001
  • fDate
    2001
  • Firstpage
    291
  • Abstract
    Popular generic fault models, which exhibit limited realism for different IC technologies, have been widely misused due to their simplicity and cost-effective implementation. This paper introduces a system for deriving accurate, technology specific fault models that are based on analog defect simulation. The technique is formally defined and a systematic approach is developed. It is supported by a new software tool that provides a push-button solution for the previously tedious task of obtaining accurate ASIC cell defect to fault mappings. Furthermore, upon completion of the cell defect analysis, the tool automatically generates VITAL compliant, defect-injectable, VHDL cell models
  • Keywords
    application specific integrated circuits; cellular arrays; circuit simulation; fault simulation; hardware description languages; integrated circuit modelling; logic simulation; ASIC standard cell libraries; VHDL cell models; VITAL compliant models; analog defect simulation; automated defect to fault translation; cell defect analysis; generic fault models; software tool; Application specific integrated circuits; CMOS technology; Circuit faults; Circuit simulation; Delay; Digital circuits; Integrated circuit modeling; Libraries; Semiconductor device modeling; Software tools;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Communications, Computers and signal Processing, 2001. PACRIM. 2001 IEEE Pacific Rim Conference on
  • Conference_Location
    Victoria, BC
  • Print_ISBN
    0-7803-7080-5
  • Type

    conf

  • DOI
    10.1109/PACRIM.2001.953580
  • Filename
    953580