Title :
AgELESS: Aging estimation and lifetime enhancement in silicon systems
Author :
Sachin S. Sapatnekar
Author_Institution :
ECE Department, University of Minnesota, 200 Union St. SE, Minneapolis, 55455, United States
Abstract :
While there has been tremendous progress in understanding reliability mechanisms at the level of individual devices and wires, circuit designers have traditionally used little of this information. By understanding aging mechanisms and percolating aging information to all levels of design abstraction, functional and reliable chips may be built using an aging-aware design methodology that is scalable to the full-chip level. This talk will illustrate techniques used to estimate and enhance the reliability of large digital circuits under the AgELESS project. Practical solutions for analyzing and improving the lifetime of a design, both during the design stage and when the chip is in the field, will be illustrated.
Conference_Titel :
Integrated Reliability Workshop (IIRW), 2015 IEEE International
Print_ISBN :
978-1-4673-7395-1
Electronic_ISBN :
2374-8036
DOI :
10.1109/IIRW.2015.7437092