DocumentCode :
3762793
Title :
A high speed power efficient dynamic comparator designed in 90nm CMOS technology
Author :
Vijay Kr. Sharma;Gaurav Kr. Sharma;Divesh Kumar
Author_Institution :
Dept. of ECE, Apex Institute of Engineering & Technology, Jaipur, India
fYear :
2015
Firstpage :
368
Lastpage :
371
Abstract :
A fully dynamic latched comparator has been designed to meet the requirement of high speed and low power consumption. Such comparators are used in high speed data converters. In this work, dynamic comparators are designed in two different technologies and compared on the basis of delay, offset voltage and power consumption. These comparators work on the concept of charge sharing. Main focus is given towards reduction of both propagation delay and the power dissipation, which will be beneficial in improving performance of the comparator. 90nm CMOS technology is used to simulate the design with 1 V supply voltage. Hspice is used for designing and functional verification.
Keywords :
"Delays","Power demand","CMOS integrated circuits","CMOS technology","Ions"
Publisher :
ieee
Conference_Titel :
Communication, Control and Intelligent Systems (CCIS), 2015
Type :
conf
DOI :
10.1109/CCIntelS.2015.7437942
Filename :
7437942
Link To Document :
بازگشت