DocumentCode :
3762873
Title :
Implementation of a 17 bits Pulse Width Modulation circuit using FPGA
Author :
Lucas Salomon;Robson Moreno;Tales Pimenta
Author_Institution :
Universidade Federal de Itajuba, Brazil
fYear :
2015
Firstpage :
206
Lastpage :
209
Abstract :
This paper presents the implementation of a 17 bits digital pulse width modulator (DPWM). Smaller pulses were obtained using internal carry chains that are available in many FPGAs. Our proposed architecture minimizes the critical paths that influence the linearity and induces the creation of carry chains without the use of adders. The frequency of the DPWM is 90.5kHz with a resolution of approximately 80ps, and the clock frequency is 46.34MHz.
Keywords :
"Field programmable gate arrays","Logic gates","Modulation","Flip-flops","Delays","Cyclones","Registers"
Publisher :
ieee
Conference_Titel :
Microelectronics (ICM), 2015 27th International Conference on
Electronic_ISBN :
2159-1679
Type :
conf
DOI :
10.1109/ICM.2015.7438024
Filename :
7438024
Link To Document :
بازگشت