DocumentCode :
3763054
Title :
An analytical Nanowire Tunnel FET (NW-TFET) model with high-k dielectric to improve the electrostatic performance
Author :
S. Dash;B. Jena;P. Kumari;G. P. Mishra
Author_Institution :
Dept. of Electronics & Communication Engg., Institute of Technical Education & Research, Siksha ´O´ Anusandhan University, Khandagiri, Bhubaneswar-751030, India
fYear :
2015
Firstpage :
447
Lastpage :
451
Abstract :
This work presents both the analytical and simulation study of electrostatic performance for high-k dielectric (Si3N4) based Nanowire Tunnel FET. The analytical drain current for the model has been developed using minimum tunneling length and lateral electric field. The analysis is extended to measure the electrostatic parameters such as surface potential, electric field, and minimum tunneling distance and the results are compared with conventional low-k dielectric (SiO2) based model. It has been revealed that the high-k dielectric improves the drain current and reduces the threshold potential in the ON-condition. But the device produces large leakage current at OFF-state. The compared results have been authenticated using TCAD Sentaurus device simulator.
Keywords :
"High K dielectric materials","Dielectrics","Tunneling","Logic gates","Electric potential","Analytical models","Electric fields"
Publisher :
ieee
Conference_Titel :
Power, Communication and Information Technology Conference (PCITC), 2015 IEEE
Type :
conf
DOI :
10.1109/PCITC.2015.7438207
Filename :
7438207
Link To Document :
بازگشت