Title :
An emulation of transparent interface design based on TCP/IP implemented onto FPGA of an Altera Nios? Board
Author :
Arthur Silitonga;Mervin Hutabarat
Author_Institution :
Study Program of Electrical Engineering - President University, Bekasi 17550, Indonesia
Abstract :
A TCP/IP-based interface design has been designed, and the interface can process data based on the Ethernet IEEE 802.3 Standard. This interface is able to identify Ethernet Frame IEEE 802.3, Header of LLC 802.2, Header and the Packet Data of IP Datagram. In addition, the interface can perform simple encryption process, and renew FCS (Frame Check Sequence) data of an ethernet frame. After the interface design had been simulated, it was implemented onto Altera Stratix EP1S10F780C6ES FPGA of an Altera Nios® Board. The interface´s synthesis result shows that the interface´s internal frequency is up to 78.01 MHz. Moreover, the implementation result was verified using SignalTap II Logic Analyzer. The interface functions as an emulator properly which can operate in half duplex mode.
Keywords :
"TCPIP","Protocols","Encryption","Field programmable gate arrays","IEEE 802.3 Standard"
Conference_Titel :
Telecommunication Systems Services and Applications (TSSA), 2015 9th International Conference on
Print_ISBN :
978-1-4673-8446-9
DOI :
10.1109/TSSA.2015.7440432