DocumentCode :
3767385
Title :
Implementation of turbo codes using verilog-HDL and estimation of its error correction capability
Author :
Tepoju Vivek Vardhan;Bandi Neeraja;Boya Pradeep Kumar;Chandra Sekhar Paidimarry
Author_Institution :
Dept. of ECE, CBIT, Hyderabad, India
fYear :
2015
Firstpage :
75
Lastpage :
79
Abstract :
Turbo coding is a powerful error correction technique among forward error correcting codes. Its performance is better as it achieves near Shannon limit. This paper presents the implementation of Turbo codec for designing the Turbo encoder and decoder. The Decoder is developed based on Viterbi algorithm that incorporates hard-input and hard-output values. The errors are purposefully introduced in the encoded data to estimate error correction capability. In such case, developed Turbo decoder is able to correct two bit error in the encoded data. The Encoder and Decoder of Turbo codec are implemented using Verilog-HDL. The code is ported in FPGA for real time verification.
Keywords :
"Decoding","Viterbi algorithm","Turbo codes","Field programmable gate arrays","Systematics","Arrays","Hamming distance"
Publisher :
ieee
Conference_Titel :
Microelectronics and Electronics (PrimeAsia), 2015 IEEE Asia Pacific Conference on Postgraduate Research in
Electronic_ISBN :
2159-2160
Type :
conf
DOI :
10.1109/PrimeAsia.2015.7450473
Filename :
7450473
Link To Document :
بازگشت