DocumentCode
3769784
Title
Delay variation compensation through error correction using razor
Author
Adelson N. Chua;Rico Jossel M. Maestro;Mark Earvin V. Alba;Wes Vernon V. Lofamia;Bernard Raymond D. Pelayo;Ken Bryan F. Fabay;John Cris F. Jardin;Kervin John C. . Jocson;Joy Alinda R. Madamba;John Richard E. Hizon;Louis P. Alarcon
Author_Institution
Microelectronics and Microprocessors Laboratory, Electrical and Electronics Engineering Institute, University of the Philippines - Diliman
fYear
2015
Firstpage
5
Lastpage
8
Abstract
The delay dependency of digital circuits on process, voltage and temperature variations are usually compensated by using safety margins that set the limit of operating supply voltage or clock frequency. Razor enables the processor to operate beyond this safety margin through the utilization of error detection and recovery circuits. In this paper, a single chip dual ARM9 core solution, with and without Razor, is implemented in 65nm CMOS to accurately characterize the added resiliency introduced by Razor. Functionality testing on the same operating environment allows for a fair characterization by isolating delay dependencies caused by PVT variations.
Keywords
"Clocks","Delays","Throughput","Error correction","Latches","Testing","Temperature sensors"
Publisher
ieee
Conference_Titel
CMOS Variability (VARI), 2015 International Workshop on
Type
conf
DOI
10.1109/VARI.2015.7456554
Filename
7456554
Link To Document