• DocumentCode
    377312
  • Title

    High-performance low-power bit-level systolic array signal processor with low-threshold dynamic logic circuits

  • Author

    Song, William S. ; Vai, Michael M. ; Nguyen, Huy T.

  • Author_Institution
    Lincoln Lab., MIT, Lexington, MA, USA
  • Volume
    1
  • fYear
    2001
  • fDate
    4-7 Nov. 2001
  • Firstpage
    144
  • Abstract
    MIT Lincoln Laboratory has developed a scalable full-custom cell library for implementing bit-level systolic array signal processors. The cell library achieves high performance and low power consumption by using dynamic logic circuits with low-threshold voltage CMOS devices. The cell library is designed to implement signal processing functions such as finite impulse response (FIR) filter, infinite impulse response (IIR) filter, polyphase filter bank, fast Fourier transform (FFT), inverse fast Fourier transform (IFFT) and matrix operations such as partial product computation and QR decomposition. The full custom cell library is highly optimized for fast clock speed, small area and low power consumption. The low-threshold-voltage dynamic logic devices allow operation at high clock speeds with significantly reduced power supply voltage. The dynamic logic also greatly reduces the device count. The cell library is designed to scale to smaller fabrication geometries. Design automation is also possible by using customized placement and routing software. A FIR filter test chip has been designed, fabricated and tested on a 0.25 /spl mu/m 2.5 V bulk CMOS process. The clock frequency exceeds 800 MHz running on only 1.3 V power supply; power efficiency up to 250 billion operations/sec/W has been demonstrated using power supply voltage down to 0.4 V.
  • Keywords
    CMOS logic circuits; FIR filters; IIR filters; array signal processing; channel bank filters; electronic design automation; fast Fourier transforms; logic design; matrix decomposition; power consumption; signal processing; signal processing equipment; systolic arrays; 0.25 micron; 0.4 V; 1.3 V; 2.5 V; 800 MHz; CMOS devices; FIR filter; IIR filter; MIT Lincoln Laboratory; adaptive sensor arrays; array signal processing; bit-level processor; cell library; design automation; dynamic logic circuits; finite impulse response filter; infinite impulse response filter; inverse fast Fourier transform; low-power processor; low-threshold voltage; matrix decomposition; partial product computation; polyphase filter bank; power consumption; systolic array signal processor; CMOS logic circuits; Clocks; Dynamic voltage scaling; Energy consumption; Filter bank; Finite impulse response filter; IIR filters; Libraries; Power supplies; Systolic arrays;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Signals, Systems and Computers, 2001. Conference Record of the Thirty-Fifth Asilomar Conference on
  • Conference_Location
    Pacific Grove, CA, USA
  • ISSN
    1058-6393
  • Print_ISBN
    0-7803-7147-X
  • Type

    conf

  • DOI
    10.1109/ACSSC.2001.986895
  • Filename
    986895