DocumentCode :
3777995
Title :
NBTI aging analysis and aging-tolerant design of p-type domino AND gatesp
Author :
Zhang Lin; Yi Maoxiang; Yuan Ye; Gan Yingxian; Xu Hui; Liang Huaguo
Author_Institution :
School of Electronic Science & Applied Physics, Hefei University of Technology, 230009, China
Volume :
1
fYear :
2015
fDate :
7/1/2015 12:00:00 AM
Firstpage :
114
Lastpage :
118
Abstract :
NBTI-induced PMOS transistor aging has become a prominent reliability concern in the nano-scaled IC design. In this paper, the impact of NBTI on the main performances of P-type domino AND gates which are used widely for designing high performance digital integrated circuits, is analyzed by HSPICE simulation. Experimental results show that under 110 degree centigrade, the time delay of the 32nm technology P-type domino AND gate affected by NBTI aging for a decade, increases up to 11.450%, potentially leading to functional failure. Considering the difference of the impact of different part of PMOS transistors NBTI aging on AND gate performance, a new P-type domino AND gate is proposed with multi-threshold voltage PMOS transistors configuration scheme introduced. Compared with the existing P-type domino AND gate, the proposed AND gate can provide 10.397% timing margin for circuit aging with same noise margin and 0.916% power consumption reduced, so that the lifetime of domino circuit is guaranteed.
Keywords :
"Logic gates","MOSFET","Aging","Delay effects","Threshold voltage","Integrated circuit modeling"
Publisher :
ieee
Conference_Titel :
Electronic Measurement & Instruments (ICEMI), 2015 12th IEEE International Conference on
Type :
conf
DOI :
10.1109/ICEMI.2015.7494216
Filename :
7494216
Link To Document :
بازگشت