DocumentCode :
3781236
Title :
A configurable SoC design for information security
Author :
Sizhong Xuan;Jun Han;Zhiyi Yu;Yi Ren;Xiaoyang Zeng
Author_Institution :
State Key Lab of ASIC and System, Fudan University, Shanghai 200433, China
fYear :
2015
Firstpage :
1
Lastpage :
4
Abstract :
This paper introduces a new SoC platform mainly integrated with AXI bus, OR1200, ROM, SRAM, 1Mb RRAM, UART and an 80,000-gate FPGA. OR1200 is the only master, and the others are slaves. The SoC boots from ROM, and then program to be run is sent to SRAM from PC by UART, and run by the processor OR1200. The custom RRAM, known as a potential ram, can store encryption/decryption algorithms and keys. The small FPGA can be configured to implement the algorithms partially, cooperating with the processor. We run the AES-128 algorithm (including encryption and decryption) on the SoC system. With the uart tool on PC, we can verify the results correctly. The total area of the configurable SoC is 10×5 mm2 with SMIC 0.13um CMOS technology.
Keywords :
"Field programmable gate arrays","Random access memory","Encryption","Read only memory","Information security"
Publisher :
ieee
Conference_Titel :
ASIC (ASICON), 2015 IEEE 11th International Conference on
Print_ISBN :
978-1-4799-8483-1
Electronic_ISBN :
2162-755X
Type :
conf
DOI :
10.1109/ASICON.2015.7516998
Filename :
7516998
Link To Document :
بازگشت