DocumentCode :
3781361
Title :
A high performance parallel VLSI design of matrix inversion
Author :
Kun Wang;Li Li;Feng Han;Hongbing Pan;Fan Feng;Xiao Yu
Author_Institution :
School of Electronic Science and Engineering, Nanjing University, Nanjing, 210093, China
fYear :
2015
Firstpage :
1
Lastpage :
4
Abstract :
This paper proposes a high performance matrix inversion hardware implementation which is divided into three steps, namely, LU decomposition, triangular matrix inversion, matrix multiplication. Our proposed design improve the performance of matrix inversion by parallel computing, and ensure the accuracy and stability through pivoting operation in LU decomposition. Experimental results show the speed-up ratio is almost 3 when the matrix order is 144, and the RMS is less than 10-4. The design can reach a maximum delay of 0.6ns under the TSMC 40nm craft.
Keywords :
"Matrix decomposition","Parallel processing","Graphics processing units","Hardware","Adders","Delays","Pipelines"
Publisher :
ieee
Conference_Titel :
ASIC (ASICON), 2015 IEEE 11th International Conference on
Print_ISBN :
978-1-4799-8483-1
Electronic_ISBN :
2162-755X
Type :
conf
DOI :
10.1109/ASICON.2015.7517169
Filename :
7517169
Link To Document :
بازگشت