DocumentCode :
3782820
Title :
General method in synthesis of pass-transistor circuits
Author :
D. Markovic;B. Nikolic;V.G. Oklobdzija
Author_Institution :
Dept. of Electr. Eng. & Comput. Sci., California Univ., Berkeley, CA, USA
Volume :
2
fYear :
2000
Firstpage :
695
Abstract :
A new pass-transistor circuit synthesis method is presented in this paper. Several pass-transistor logic families were introduced recently, but no systematic synthesis method is available that takes into account impact of signal arrangement on circuit performance. The method is applied to generation of basic two-input and three-input logic gates in CPL, DPL and DVL, but it is general and can be expanded to synthesis of a random pass-transistor circuit.
Keywords :
"Circuit synthesis","Page description languages","MOS devices","Logic gates","Signal synthesis","Logic circuits","Network synthesis","Voltage","Degradation","Capacitance"
Publisher :
ieee
Conference_Titel :
Microelectronics, 2000. Proceedings. 2000 22nd International Conference on
Print_ISBN :
0-7803-5235-1
Type :
conf
DOI :
10.1109/ICMEL.2000.838785
Filename :
838785
Link To Document :
بازگشت