Title :
Activity-sensitive flip-flop and latch selection for reduced energy
Author :
Seongmoo Heo;R. Krashinsky;K. Asanovic
Author_Institution :
Lab. for Comput. Sci., MIT, Cambridge, MA, USA
fDate :
6/23/1905 12:00:00 AM
Abstract :
This article presents new techniques to evaluate the energy and delay of flip-flop and latch designs and shows that no single existing design performs well across the wide range of operating regimes present in complex systems. We prepose the use of a selection of flip-flop latch designs, each timed for different activation patterns and speed requirements. We illustrate the use of our technique on a pipelined MIPS processor datapath running SPECint95 benchmarks, where we reduce total flip-flop and latch energy by 60% without increasing cycle time.
Keywords :
"Flip-flops","Tellurium","Clocks","Timing","Latches","Signal design","Threshold voltage","Delay","Very large scale integration","Energy consumption"
Conference_Titel :
Advanced Research in VLSI, 2001. ARVLSI 2001. Proceedings. 2001 Conference on
Print_ISBN :
0-7695-1038-8
DOI :
10.1109/ARVLSI.2001.915551